# RS-Enhanced TCM for Multilevel Flash Memories 

Jieun Oh, Student Member, IEEE, Jeongseok Ha, Member, IEEE, Jaekyun Moon, Fellow, IEEE, and Gottfried Ungerboeck, Life Fellow, IEEE


#### Abstract

Multilevel flash memories store more than one bit per storage cell and are further characterized by large word (page) sizes and very low target error rates. In this paper, a high-rate error control scheme is presented that uses inner trellis-coded modulation (TCM) for storing two bits per cell with five possible charge levels. The coded subset-label bits and the uncoded signal-label bits of TCM are independently protected by separate outer Reed-Solomon (RS) codes. The resulting scheme permits multistage decoding. Errors made by the TCM decoder in the subset-label bits occur in bursts and are corrected by the associated first RS decoder prior to determining signal-label bits and correcting errors in those bits by the associated second RS decoder. The multi-stage decoding avoids the significant spread of errors from subset-label bits into the generally larger number of signal-label bits which is typical for conventional serial RSTCM concatenation when the inner TCM system operates at relatively low SNR. The error performance of the proposed scheme is evaluated at low error rates by a mixed simulationanalytic method. It is shown that the proposed scheme exhibits highly favorable performance vs. complexity tradeoffs compared to the other schemes.


Index Terms-Trellis-coded modulation, Reed-Solomon codes, multi-level coded-modulation, flash memory.

## I. Introduction

TRELLIS-CODED modulation (TCM) is a wellestablished error-correction method [1], [2] that has been extensively studied [3]-[8] and employed in a wide range of applications such as satellite communications [9], telephone-line modems [10], high-speed digital subscriber loops [11], cable modems, etc. TCM can be viewed as a special case of multi-level coded-modulation (MLCM). In general, MLCM is based on partitioning a higher order constellation of modulation symbols successively into subsets with increasing intra-subset distances and applying appropriate coding at different levels of the set-partitioning tree [12]. To achieve reliable communication without bandwidth expansion compared to uncoded schemes operating at the same spectral efficiency, TCM typically uses redundant $1-4$ dimensional symbol constellations with convolutional coding of the subset-label bits associated with the lower set-partitioning levels and leaving the remaining signal-label bits uncoded. TCM decoding can be considered as deciding first on the

[^0]most likely sequence of subset-labels and then determining the signal-labels of the most likely symbol in each subset. The concatenation of TCM with outer Reed-Solomon (RS) coding has been widely studied in [13]-[15] and applied in standard physical-layer technologies [16]. Usually, all bits entering the TCM encoder are equally protected by a single outer layer RS code and symbol interleaving. The only exception appears to be the scheme of [15] where the outer RS coding is applied only to the signal-label bits of TCM in an effort to improve immunity to both Gaussian and impulse noise.

For multi-level NAND flash memories, serial RS-TCM concatenation is considered in [17] and serial concatenation of outer Bose-Chaudhuri-Hocquemghem (BCH) coding with inner multi-dimensional TCM is investigated in [18]. With non-binary charge levels more than one information bit per memory cell can be stored, e.g., $4=2^{2}$ distinctive levels for storage of 2 bits per memory cell. Information is written into and retrieved from such memories in words (pages) of typically 4 K bytes or longer. Target values for word error rates (WERs) are extremely low, e.g., $10^{-16}$ [18]. With strong outer RS or BCH coding and inner TCM of modest complexity [13]-[15], [17], [18], the inner TCM decoder can operate at a signal-to-noise ratio (SNR) where bursts of errors in the decoded subset-labels occur relatively frequently compared to the desired target WER. Each erroneously decoded subset label causes with high probability additional errors in the generally larger number of signal-label bits. Such spreading of errors increases the error-correction capability required for a single layer of outer coding. Thus, in conventional RSTCM concatenation, higher code redundancy leading to lower storage density and/or increased decoding complexity and/or latency are needed.

In this paper, we consider a concatenation of TCM with outer RS coding for the specific application in multi-level NAND flash memories. In contrast to conventional RS-TCM concatenation, however, TCM subset labels and TCM signal labels are protected by separate outer RS coding. The proposed sturcture retains the property of an MLCM scheme. The first level of encoding is comprised of an RS encoder followed by a convolutional encoder to produce subset labels. The second level of encoding generates RS-encoded signal labels. Information bits are recovered from noisy signals by multistage decoding. In the first decoding stage subset labels are obtained by Viterbi decoding, followed by first-level RS error correction and re-encoded to specify subset labels. At the target SNR, the recovered subset labels can now be assumed to be correct with high probability. Then in the second decoding stage signal labels are decoded and second-level

RS corrections are made. The multistage decoding essentially prevents the spread of subset-label bit errors into signal-label bits. Therefore, the proposed scheme requires less RS-coding redundancy than needed in a system with conventional RSTCM concatenation to achieve comparable error performance. Moreover, the allocation of a given overall coding redundancy to the two outer RS encoders can be optimized by considering the different requirements for protecting subset labels and signal labels.

The proposed error-control system also offers several advantages in computational decoding complexity. One advantage results, of course, from the reduced error-correction capability needed for outer RS coding. Other advantages stems from the fact that RS decoding of subset-label bits and signal-label bits can individually be stopped after the syndrome calculation step when zero syndromes are obtained.

At the extremely low target WERs of flash memories, error performance cannot be determined by Monte-Carlo simulations. The performance of the proposed system is evaluated by a mixture of simulation and analysis to obtain an estimated tight upper bound on the WER. This method is used to determine for a given operating SNR and inner TCM scheme the parameters of the outer RS encoders needed to achieve a given target WER.

The rest of the paper is organized as follows. Section II provides a detailed description of the proposed error control solution for a given inner TCM scheme and discusses design parameters. The method for estimating WER is presented in Section III. In Section IV performance results are given for the proposed system, and performances are compared with those of stand-alone BCH, RS, and LDPC coding as well as traditional RS-TCM code concatenation. Section V presents conclusions.

## II. The Proposed Scheme

Each NAND flash memory cell is comprised of a metal-oxide-semiconductor field-effect transistor (MOSFET) transistor with a floating gate. The amount of charge stored during writing in the floating gate is quantized to $q$ values and thus a cell can store $\log _{2} q$ bits of information. During reading the charge on the floating gate is measured by sensing the threshold voltage of the transistor. To improve flash memory storage density, aggressive technology scaling has been persistently pursued together with error control coding to cope with effects of noise, interference between cells, and variations of cell properties. In essence, the flash memory can be modeled as a noisy communication channel, and the errors can be efficiently corrected by utilizing error-correcting codes which have been critical in the deployment of virtually all modern communication systems.

The proposed error-control scheme is shown in Figs. 1 and 2. In Fig. 1, a data word $m$ is first divided into two blocks $b_{s}$ and $b_{u}$. The block $b_{u}$ is further divided into $L$ sub-blocks, each of which is fed into one of $L$ identical RS encoders, $\mathrm{EC}_{\mathrm{u}}$. The block $b_{s}$ is encoded by the RS encoder, $\mathrm{EC}_{\mathrm{s}}$. The RS encoders $\mathrm{EC}_{\mathrm{s}}$ and $\mathrm{EC}_{\mathrm{u}}$ provide RS codewords $\mathcal{C}_{s}$ and $\left\{\mathcal{C}_{u}^{(0)}, \ldots, \mathcal{C}_{u}^{(L-1)}\right\}$, respectively. The TCM encoder consists of a convolutional encoder and a signal mapper. The
codeword $\mathcal{C}_{s}$ is segmented into inputs to the convolutional encoder which produces subset labels $\mathcal{C}_{c s}$. The codewords $C_{u}^{(j)}$ for $0 \leq j \leq L-1$ are segmented into signal labels $\mathcal{C}_{u}$. The signal mapper translates each subset label into a subset of a multi-dimensional signal set and uses a signal label to select a particular multi-dimensional signal in this subset. The output word from the mapper is denoted by $\mathcal{C}$. The one dimensional component signals of $\mathcal{C}$ are then stored as charges in flash memory cells.

The decoder depicted in Fig. 2 receives a sequence $r$ of sensed threshold voltages representing stored charges which have been corrupted after the floating-gates were programmed. The multi-dimensional demodulator $\mathrm{MD}_{1}$ converts the sequence into the input sequence $r_{c s}$ to the Viterbi decoder. The obtained output sequence $r_{s}$ is decoded by the decoder $\mathrm{DC}_{\mathrm{s}}$ into an estimate of the block $b_{s}$ which is denoted by $\hat{b}_{s}$ in Fig. 2. From $\hat{b}_{s}$, a sequence of subset labels $\hat{\mathcal{C}}_{c s}$ is obtained by RS re-encoding $\mathrm{EC}_{\mathrm{s}}$ and convolutional reencoding $\mathrm{EC}_{\mathrm{cs}}$. From the received sequence $r$ and the subset label sequence $\hat{\mathcal{C}}_{c s}$, the multi-dimensional demodulator $\mathrm{MD}_{2}$ estimates sequences of signal labels $r_{u}^{(j)}$ for $0 \leq j \leq L-1$. These sequences are decoded by the decoders $\mathrm{DC}_{\mathrm{u}}$ into estimates of blocks $b_{u}^{(j)}$ for $0 \leq j \leq L-1$. The estimates of blocks ( $\hat{b}_{s}$ and $\left\{\hat{b}_{u}^{(0)}, \ldots, \hat{b}_{u}^{(L-1)}\right\}$ ) form the overall decoder output $\hat{m}$. Reading of $m$ fails if at least one of the RS decoders fails to determine an RS codeword.

For the performance evaluation of the proposed scheme presented in Sections III and IV, we consider an error-control system for 2 bits per cell flash memories, i.e. four charge levels in a cell. In the designed system, 4-dimensional (4-D) TCM [5], [18] is employed as inner coding. The 4-D signal constellation introduced in [5] is a finite subset of the 4-D cubic lattice $\mathbb{Z}^{4}$ which is simply a direct product of the square lattice $\mathbb{Z}^{2}$. For the set partitioning step in TCM coding, $\mathbb{Z}^{4}$ is partitioned into $2^{3}=8$ subsets, $\mathbb{Z}_{i}^{4}$ for $i=0, \ldots, 7$. First, the 2-dimensional (2-D) integer lattice $\mathbb{Z}^{2}$ has the binary setpartitioning chain $\mathbb{Z}^{2}(1) / R \mathbb{Z}^{2}(2) / 2 \mathbb{Z}^{2}(4)$, where the values in the parentheses are the minimum squared Euclidean subset distances (MSESD). Hence, $\mathbb{Z}^{2}$ can be partitioned into 4 sublattices $\mathbb{Z}_{i}^{2}$ for $i=0, \ldots, 3$, which are scaled and translated versions of $\mathbb{Z}^{2}$ with MSESD=4. Specifically, let $\mathbb{Z}_{0}^{2}=2 \mathbb{Z}^{2}$, $\mathbb{Z}_{2}^{2}=2 \mathbb{Z}^{2}+(1,1), \mathbb{Z}_{1}^{2}=2 \mathbb{Z}^{2}+(1,0)$ and $\mathbb{Z}_{3}^{2}=2 \mathbb{Z}^{2}+(0,1)$. Now, the subsets, $\mathbb{Z}_{i}^{4}$ 's are constructed by taking unions of two direct products, $\mathbb{Z}_{i}^{2} \times \mathbb{Z}_{j}^{2}$ for $0 \leq i, j \leq 3$. That is, $\mathbb{Z}_{i_{8}}^{4}=\left(\mathbb{Z}_{i_{1}}^{2} \times \mathbb{Z}_{i_{2}}^{2} \cup \mathbb{Z}_{i_{3}}^{2} \times \mathbb{Z}_{i_{4}}^{2}\right)$ such that $\bigcup_{i=1}^{8} \mathbb{Z}_{i}^{4}=\mathbb{Z}^{4}$, and $\bigcap_{i=1}^{8} \mathbb{Z}_{i}^{4}=\emptyset$. Specifically, one possible choice is

$$
\begin{aligned}
& \mathbb{Z}_{0}^{4}=\left(\mathbb{Z}_{0}^{2} \times \mathbb{Z}_{0}^{2} \cup \mathbb{Z}_{2}^{2} \times \mathbb{Z}_{2}^{2}\right), \mathbb{Z}_{1}^{4}=\left(\mathbb{Z}_{0}^{2} \times \mathbb{Z}_{1}^{2} \cup \mathbb{Z}_{2}^{2} \times \mathbb{Z}_{3}^{2}\right), \\
& \mathbb{Z}_{4}^{4}=\left(\mathbb{Z}_{0}^{2} \times \mathbb{Z}_{2}^{2} \cup \mathbb{Z}_{2}^{2} \times \mathbb{Z}_{0}^{2}\right), \mathbb{Z}_{5}^{4}=\left(\mathbb{Z}_{0}^{2} \times \mathbb{Z}_{3}^{2} \cup \mathbb{Z}_{2}^{2} \times \mathbb{Z}_{1}^{2}\right), \\
& \mathbb{Z}_{2}^{4}=\left(\mathbb{Z}_{1}^{2} \times \mathbb{Z}_{1}^{2} \cup \mathbb{Z}_{3}^{2} \times \mathbb{Z}_{3}^{2}\right), \mathbb{Z}_{3}^{4}=\left(\mathbb{Z}_{1}^{2} \times \mathbb{Z}_{2}^{2} \cup \mathbb{Z}_{3}^{2} \times \mathbb{Z}_{0}^{2}\right), \\
& \mathbb{Z}_{6}^{4}=\left(\mathbb{Z}_{1}^{2} \times \mathbb{Z}_{3}^{2} \cup \mathbb{Z}_{3}^{2} \times \mathbb{Z}_{1}^{2}\right), \mathbb{Z}_{7}^{4}=\left(\mathbb{Z}_{1}^{2} \times \mathbb{Z}_{0}^{2} \cup \mathbb{Z}_{3}^{2} \times \mathbb{Z}_{2}^{2}\right),
\end{aligned}
$$

Hence, $\mathbb{Z}^{4}$ can be partitioned into 8 subsets $\mathbb{Z}_{i}^{4}$ for $i=$ $0, \ldots, 7$, which are scaled, translated and rotated versions of the densest 4-D lattice $D_{4}$ [19] with MSESD=4. The minimum Euclidean distance between two signal points in $\mathbb{Z}_{i}^{4}$ will be


Fig. 1. Block diagram of the encoder of the proposed error-control system.


Fig. 2. Block diagram of the decoder of the proposed error-control system.
denoted by $d_{R D_{4}}=2 d_{0}{ }^{1}$ where $d_{0}$ is the minimum Euclidean distance between two signal points in $\mathbb{Z}^{2}$.

The 4-D signal constellation, a subset of $\mathbb{Z}^{4}$, is defined by two square shaping regions $S_{1}$ and $S_{2}$ in such a way that $\mathbb{Z}^{4}\left(S=S_{1} \times S_{2}\right)=\mathbb{Z}^{2}\left(S_{1}\right) \times \mathbb{Z}^{2}\left(S_{2}\right)$ where $\mathbb{Z}^{2}\left(S_{i}\right)=\mathbb{Z}^{2} \cap S_{i}$ for $i=1,2$. Thus, there are an equal number of points in each dimension of $S_{i}$. We assume that each TCM symbol in $\mathbb{Z}^{4}(S)$ represents 9 coded bits. Then, the number of points in each dimension, $\ell$, must satisfy the inequality $2^{9} \leq \ell^{4}$, and the minimum value of $\ell$ becomes 5 . We consider the particular choices: $S_{1}=\left\{\left(s_{1}, s_{2}\right) \mid 0 \leq s_{1} \leq 4,-1 \leq s_{2} \leq 3\right\}$ and $S_{2}=\left\{\left(s_{1}, s_{2}\right) \mid-1 \leq s_{1} \leq 3,0 \leq s_{2} \leq 4\right\}^{2}$ since they make the number of points in each subset $\mathbb{Z}_{i}^{4}(S)$ almost uniform where

$$
\begin{aligned}
\mathbb{Z}_{i}^{4}(S) & =\left(\mathbb{Z}_{i_{1}}^{2}\left(S_{1}\right) \times \mathbb{Z}_{i_{2}}^{2}\left(S_{2}\right) \cup \mathbb{Z}_{i_{3}}^{2}\left(S_{1}\right) \times \mathbb{Z}_{i_{4}}^{2}\left(S_{2}\right)\right) \\
\mathbb{Z}_{i}^{2}\left(S_{j}\right) & =\mathbb{Z}_{i}^{2} \cap S_{j}
\end{aligned}
$$

[^1]The signal point in each dimension is stored in a flash memory cell in which there must be five possible charge levels. Since we consider 2 bits per cell flash memories, the number of charge levels is expanded by one. Accordingly, the data stored in flash memory cells can be understood as 5-level pulse amplitude modulation (5-PAM) symbols. A 4-D TCM with 5-PAM signals to transmit 2 bit/dimension is also employed in [21] using an 8 -state convolutional encoder.

For the TCM coding shown in Fig. 1, the encoder $\mathrm{EC}_{\mathrm{cs}}$ for a rate $2 / 3$ convolutional code has a parity-check matrix [2]

$$
H(D)=\left[D^{3}+D^{2}, D, D^{4}+1\right]
$$

which takes 2 message bits and produce a 3 bit subset label which specifies a subset of the 4-D signal constellation $\mathbb{Z}_{i}^{4}(S)$ for $0 \leq i \leq 7$. The mapping from a subset label to a subset $\mathbb{Z}_{i}^{4}(S)$ is designed such that the 8 subsets are equally used in the outgoing and incoming branches from and to a node in the trellis diagram corresponding to the 16 -state convolutional code. A point in $\mathbb{Z}_{i}^{4}(S)$ is specified by a 6 -bit signal label. Then, a TCM symbol in $\mathbb{Z}^{4}(S)$ represents a total of 9 coded bits for 8 message bits. However, it should be noted
that there are $5^{4}=625$ possible points in $\mathbb{Z}^{4}(S)$ whereas the multi-dimensional modulator has as its input 9 bits per TCM symbol which amount to $2^{9}=512$ signal points. Thus, $625-512=113$ points should be excluded. When TCM is used in communication systems, the 512 points are typically selected so as to minimize the average power. However, the NAND flash memory channel can be viewed as a peak-powerlimited channel and minimizing average power does not help. In fact, in practical flash memory channels, the signal points may be selected in such a way that the interference due to combinations of stored charges in physically adjacent cells is minimized [22], [23]. For the analysis in this paper, we arbitrarily choose 512 signal points such that the peak power is not increased. We now have subsets $\tilde{\mathbb{Z}}_{i}^{4}$ for $i=0,1, \ldots, 7$.

A codeword $\mathcal{C}$ represents user data $m$ of length 4 KB , which is a minimum word size in flash memory to be written in a batch. The 4 KB data are divided into four 1 KB data streams, and the first data stream corresponding to $b_{s}$ is encoded by the RS encoder, ECs. The remaining three 1 KB streams denoted as $b_{u}^{(0)}, b_{u}^{(1)}$ and $b_{u}^{(2)}$ in Fig. 1 are encoded by $\mathrm{EC}_{\mathrm{u}}$ independently. Both RS codes $\mathcal{C}_{u}$ and $\mathcal{C}_{s}$ are defined over $\operatorname{GF}\left(2^{10}\right)$. The rates of $\mathcal{C}_{s}$ and $\mathcal{C}_{u}$ depend on the numbers of redundant bits required to achieve the target WER. In the next section, we shall evaluate the performance of the proposed concatenation scheme and show how to select the design parameters such that the error-correcting capabilities of $\mathrm{EC}_{\mathrm{s}}$ and $\mathrm{EC}_{\mathrm{u}}$ achieve a target WER.

## III. Performance Evaluation Method

In this section we analyze the decoding failure rate $P_{\mathrm{df}}$ for the proposed scheme, which is given by

$$
\begin{aligned}
P_{\mathrm{df}} & =P_{\mathrm{df}_{\mathrm{s}}}+\left(1-P_{\mathrm{df}_{\mathrm{s}}}\right)\left(1-\prod_{j=0}^{L-1}\left(1-P_{\mathrm{df}_{\mathrm{u}}}^{(j)}\right)\right) \\
& \approx P_{\mathrm{df}_{\mathrm{s}}}+\sum_{j=0}^{L-1} P_{\mathrm{df}_{\mathrm{u}}}^{(j)}
\end{aligned}
$$

where $P_{\mathrm{df}_{\mathrm{s}}}$ and $P_{\mathrm{df}_{\mathrm{u}}}^{(j)}$ are the probabilities of decoding failures of the RS decoders $\mathrm{DC}_{\mathrm{s}}$ and $\mathrm{DC}_{\mathrm{u}}$, respectively. In the regime of very small word error rates $\mathrm{WER} \leq \mathrm{WER}_{\mathrm{tgt}}=10^{-16}$, the probabilities that $\mathrm{DC}_{\mathrm{s}}$ and $\mathrm{DC}_{\mathrm{u}}$ produce wrong codewords can be ignored because in the high SNR regime the probabilities of such decoding errors are negligible compared to the probabilities of decoding failure. Thus $P_{\mathrm{df}}$ can be regarded as WER.

We define the signal-to-noise ratio of noisy read signals in dB as $\mathrm{SNR}_{\mathrm{pp}}=20 \log _{10}(\mathrm{~V} / \sigma)$, where $\sigma$ is the standard deviation of assumed i.i.d. additive white Gaussian noise (AWGN), and $V$ is the difference between highest and lowest threshold voltages of a cell. For $M$ levels equally spaced by $d_{0}, V$ is set to $(M-1) d_{0}$.

The data stream for the subset label bits is first decoded by a Viterbi decoder whose outputs exhibit burst error behavior. The systematically encoded bits therein are then assembled into a received sequence $r_{s}$ to be decoded by $\mathrm{DC}_{\mathrm{s}}$. From simulation results we capture in a modified Gilbert model the error behavior of the RS symbols caused by burst errors in the
decoded subset labels. This enables us to compute analytically the decoding failure probability for a received $\left(N_{c}, t_{c}\right) \mathrm{RS}$ codeword $\mathcal{C}_{s}$.

If decoding by $\mathrm{DC}_{\mathrm{s}}$ is successful, the re-encoded subset labels can be assumed to be error-free. We analyze the probability of erroneous maximum likelihood (ML) signal decoding within signal subsets selected by correct subset labels. We also investigate the translation of erroneous signal labels into erroneous RS symbols to obtain the probabilities of the number of erroneous RS symbols within blocks of given length. As for $\mathcal{C}_{u}$, the decoding failure probability can then be computed analytically for received $\left(N_{u}, t_{u}\right)$ RS codewords $\mathcal{C}_{u}^{(j)}$.

The evaluations are possible because inner TCM decoding operates at error rates much higher than the low WERs of interest, where $P_{\mathrm{df}_{\mathrm{s}}}$ and $P_{\mathrm{dfu}_{\mathrm{u}}}^{(j)}$ cannot directly be determined by computer simulation [14].

## A. Analysis for Subset Label Bits

In the sequence of subset labels $r_{s}$ obtained by the Viterbi decoder $\mathrm{DC}_{\mathrm{cs}}$, burst errors occur. The length and frequency of the bursts depend on the convolutional code employed for TCM encoding and the operating $\mathrm{SNR}_{\mathrm{pp}}$. In the proposed scheme two systematically encoded bits from five consecutively decoded subset labels are mapped into one 10 -bit RS symbol. In a received sequence $r_{s}$ of length $N_{c}$ symbols, error bursts in the subset labels can cause one RS symbol or two and occasionally more than two consecutive RS symbols to be in error. Interleaving of RS symbols in multiple codewords $\mathcal{C}_{s}$ is not employed. It could make sense in other designs especially for longer data words than 4 K bytes. While bursts errors at the Viterbi decoder output are well represented by a Gilbert model [24], the resulting burst error behavior of the RS symbols is better described by the modified Gilbert model [14] shown in Fig. 3. This model consists of a good state $G$ and two bad states, $B_{1}$ and $B_{2}$. An erroneous RS symbol occurs whenever one of the bad states is reached. The transition probabilities $P_{g g}, P_{g b_{1}}, P_{b_{1} g}, P_{b_{1} b_{2}}, P_{b_{2} g}$, and $P_{b_{2} b_{2}}$ are estimated by computer simulation [13], [14].

For analyzing the occurrence of symbol errors in sequences governed by the state transition diagram of Fig. 3, we use the augmented state-transition probability matrix

$$
\mathbf{P}_{\mathrm{tr}}(X)=\left[\begin{array}{ccc}
P_{g g} & P_{g b_{1}} \cdot X & 0 \\
P_{b_{1} g} & 0 & P_{b_{1} b_{2}} \cdot X \\
P_{b_{2} g} & 0 & P_{b_{2} b_{2}} \cdot X
\end{array}\right]
$$

where $X$ is an indeterminate variable introduced for counting errors. For example, $P_{g b_{1}} X$ characterizes a transition from $G$ to $B_{1}$ with probability $P_{g b_{1}}$ and the occurrence of one error. The properties of sequences of length $N_{c}$ are obtained by considering $\mathbf{P}_{\mathrm{tr}}(X)^{N_{c}}$. We assume that sequences start and end in state $G$. Then the probability of having $i_{c}$ erroneous symbols in a sequence of length $N_{c}$ is given by the coefficient of $X^{i_{c}}$ in the polynomial $\left[\mathbf{P}_{\mathrm{tr}}(X)^{N_{c}}\right]_{g g}$, i.e., the element in the top-left position of $\mathbf{P}_{\operatorname{tr}}(X)^{N_{c}}$. We write this compactly as

$$
\operatorname{Pr}\left[i_{c} ; N_{c}\right]=\operatorname{coeff}\left(\left[\mathbf{P}_{\operatorname{tr}}(X)^{N_{c}}\right]_{g g}, i_{c}\right)
$$



Fig. 3. The state transition diagram of the modified Gilbert model for correlated symbol errors.


Fig. 4. A super symbol consisting of five signal labels.

The probability of decoding failure for $\mathrm{RS}\left(N_{c}, t_{c}\right)$ codewords $C_{s}$ becomes

$$
P_{\mathrm{df}_{\mathrm{s}}}=\sum_{i_{c}>t_{c}} \operatorname{Pr}\left[i_{c} ; N_{c}\right]
$$

## B. Analysis for Signal Label Bits

In the $\mathrm{SNR}_{\mathrm{pp}}$ region of interest, the probability of subset labels errors by ML signal decoding in a correctly determined 4-D signal subset $\tilde{\mathbb{Z}}_{i}^{4}, i=0,1, \ldots, 7$, is well approximated by

$$
P_{B} \approx k_{a} Q\left(\frac{d_{R D_{4}}}{2 \sigma}\right)
$$

where $Q(x)$ is the Gaussian tail-integral function, $d_{R D_{4}}=2 d_{0}$ is the minimum Euclidean distance between subset signals, and $k_{a}$ is the average number of nearest neighbor signals. The value $k_{a}=9.5274$ is obtained by counting in each of the eight subsets $\tilde{\mathbb{Z}}_{i}^{4}$ for each of the 64 subset signals the nearest neighbor signals, i.e., those at distance $d_{R D_{4}}$. Let the total count be $N_{\text {near }}$. Then $k_{a}=N_{\text {near }} / 512$, where 512 is number of all 4-D signals. In the unbounded sub-lattices $\mathbb{Z}_{i}^{4}, i=0,1, \ldots, 7$, each 4-D signal is uniformly surrounded by $k=24$ nearest neighbor signals (kissing number). For simplified ML signal decoding within the sub-lattices $\mathbb{Z}_{i}^{4}$ instead of the finite subsets $\tilde{\mathbb{Z}}_{i}^{4}, k_{a}$ should be replaced by $k=24$.

The further analysis would be straightforward if the number of RS symbol bits $m_{r s}$ would be an integer multiple of the number of signal label bits $m_{s l}$. However, in the proposed scheme $m_{r s}=10$ and $m_{s l}=6$. Hence, when decoded signal labels are mapped into RS symbols one erroneous signal label can affect either only one RS symbol or two adjacent RS symbols. To find statistically independence of error events, super symbols of $\operatorname{lcm}\left(m_{r s}, m_{s l}\right)=30$ bits must be considered. In each super symbol, 3 RS symbols are associated with 5 signal labels as shown in Fig. 4.

Let $P_{S_{i}}, 0 \leq i \leq 3$, be the probability of $i$ erroneous RS symbols in a super symbol. Define the polynomial $P_{S}(X)=$ $P_{S_{0}}+P_{S_{1}} X+P_{S_{2}} X^{2}+P_{S_{3}} X^{3}$. Then the probability of $i_{u}$

TABLE I
LIST OF ERROR EVENTS CAUSING 0, 1, AND 2 ERRONEOUS SIGNAL LABELS AND THE PESSIMISTIC NUMBERS OF AFFECTED RS SYMBOLS.
$\left.\begin{array}{|c|c|c|}\hline \text { Signal label error pattern } & i \\ \hline 000 & 0 & 0\end{array}\right)$
erroneous $\left(N_{u}=3 N_{S S}, t_{u}\right)$ RS symbols in a codeword $\mathcal{C}_{u}^{(j)}$ becomes

$$
\operatorname{Pr}\left[i_{u} ; N_{S S}\right]=\operatorname{coeff}\left(P_{S}(X)^{N_{S S}}, i_{u}\right)
$$

where $N_{\mathrm{ss}}$ is the number of super symbols in $r_{\mathrm{u}}$. This permits calculating

$$
P_{\mathrm{df}_{u}}^{(j)}=\sum_{i_{u}>t_{u}} \operatorname{Pr}\left[i_{u} ; N_{S S}\right]
$$

For the probabilities $P_{S_{i}}, 0 \leq i \leq 3$, we begin with the pessimistic assumption that an erroneous signal label affects all RS symbols in which the signal label occurs entirely or partially. Table I shows all patterns of 0,1 , and 2 erroneous signal labels and the pessimistic numbers of affected RS symbols.

Let these tables be extended up to errors in all five signal labels. Addition of the probabilities of signal label error patterns causing the same number of erroneous RS symbols gives

$$
\begin{align*}
& P_{S_{0}}=\left(1-P_{B}\right)^{5}=\bar{P}_{B}^{5} \\
& P_{S_{1}} \approx 3 P_{B} \bar{P}_{B}^{4}  \tag{1}\\
& P_{S_{2}} \approx 2 P_{B} \bar{P}_{B}^{4}+7 P_{B}^{2} \bar{P}_{B}^{3}+2 P_{B}^{3} \bar{P}_{B}^{2} \cong 2 P_{B} \bar{P}_{B}^{4}  \tag{2}\\
& P_{S_{3}} \approx 3 P_{B}^{2} \bar{P}_{B}^{3}+8 P_{B}^{3} \bar{P}_{B}^{2}+5 P_{B}^{4} \bar{P}_{B}+P_{B}^{5} \approx 0 \tag{3}
\end{align*}
$$

Numerical evaluations at $\mathrm{SNR}_{\mathrm{pp}}=24 \mathrm{~dB}\left(P_{B}=3.5 \times\right.$ $10^{-4}$ ) with the pessimistic approximations of $P_{S_{1}}, P_{S_{2}}$, $P_{S_{3}}$ in (1), (2), (3) show negligible effect when the terms $P_{B}^{\ell} \bar{P}_{B}^{5-\ell}(\ell>1)$ in (2) and (3) are omitted.

However, a comparison of the computed values of $\operatorname{Pr}\left[i_{u} ; N_{S S}\right]$ with simulation results shows that the pessimistic approximation is too crude. It ignores the possibility that an erroneous second signal label may introduce bit errors only in the first or second RS symbol, and likewise that an erroneous fourth signal label may introduce bit errors only in the second or third RS symbol. This calls for a refinement of


Fig. 5. RS symbol error probabilities at $\mathrm{SNR}_{\mathrm{pp}}=24 \mathrm{~dB}$ and $N_{S S}=272$; the solid lines represent the upper bounds on the probability of having $i$ erroneous symbols in an RS codeword, and the asterisk symbols show simulation results.
the approximations of $P_{S_{1}}$ and $P_{S_{2}}$ as follows:

$$
\begin{align*}
& P_{S_{1}} \cong\left(3+\alpha_{2}+\alpha_{4}\right) P_{B} \bar{P}_{B}^{4}  \tag{4}\\
& P_{S_{2}} \cong\left(2-\alpha_{2}-\alpha_{4}\right) P_{B} \bar{P}_{B}^{4} \tag{5}
\end{align*}
$$

where $\alpha_{2}$ and $\alpha_{4}$ are the conditional probabilities

$$
\begin{aligned}
& \alpha_{2}=\operatorname{Pr}\left(\frac{\text { only } 1^{\text {st }} \text { or } 2^{\text {nd }} \mathrm{RS} \text { symbol wrong }}{\text { error in } 2^{\text {nd }} \text { signal label }}\right) \\
& \alpha_{4}=\operatorname{Pr}\left(\frac{\text { only } 2^{\text {nd }} \text { or } 3^{\text {rd }} \mathrm{RS} \text { symbol wrong }}{\text { error in } 4^{\text {th }} \text { signal label }}\right)
\end{aligned}
$$

For computing $\alpha_{2}$ and $\alpha_{4}$ we extend the enumeration employed for computing $k_{a}$. As for $k_{a}$, we count in each of the eight subsets $\tilde{\mathbb{Z}}_{i}^{4}$ for each of the 64 subset signals the nearest neighbor signals to obtain the total count $N_{\text {near }}$. In addition we inspect the signal label difference associated with the nearest neighbor signals. The nearest neighbor signals whose signal labels would cause only the $1^{\text {st }}$ or $2^{\text {nd }} \mathrm{RS}$ symbol to be wrong are counted as $N_{\text {near. } 2}$. Similarly, the nearest neighbor signals whose signal labels would cause only the $2^{\text {nd }}$ and $3^{\text {rd }} \mathrm{RS}$ symbol to be wrong are counted as $N_{\text {near. } 4}$. Then $\alpha_{2}=N_{\text {near. } 2} / N_{\text {near }}$ and $\alpha_{4}=N_{\text {near. } 4} / N_{\text {near }}$.

Figure 5 shows excellent agreement between values of $\operatorname{Pr}\left[i_{u} ; N_{S S}\right]$ obtained by computer simulation and computed with the final approximations of $P_{S_{1}}$ and $P_{S_{2}}$ as given by (4) and (5).

## IV. Performance Results and Comparisons

The proposed error-control system with inner TCM and outer RS coding and those using BCH-only and RS-only coding have been compared utilizing the semi-analytical performance evaluation method. We also consider a conventional RS-TCM concatenation, called simply RS-TCM hereafter in which 16 outer RS codewords are concatenated with inner TCM through an interleaver.

Flash memory devices store charges into the floating gates whose levels are read by measuring threshold voltages. The
write-read operations of flash memories can be understood as information transmission-reception over a noisy channel (e.g., an AWGN channel in our work) with $M$-ary PAM . It should be noted that the inner TCM in the proposed as well as some of existing concatenation schemes is based on expansion of the signal constellation from 4-PAM to 5-PAM, which decreases the distance between adjacent signal points by $25 \%$. This reduction in distance is reflected in the comparative performance evaluation. Note that the competing systems with BCH, RS and LDPC codes use the original 4-PAM signal constellation.

The most popular error-control systems for multi-level flash memory today employ BCH coding only. For such a system, we consider encoding of 4 K bytes of data into four BCH codewords $(n, k, t)=(8751,8192,40)$, and each of them provides an error-correcting capability $t$ of 40 bits. A target WER of $10^{-16}$ is achieved at a $\mathrm{SNR}_{\mathrm{pp}}$ of 25.2 dB . That is

$$
\begin{equation*}
\mathrm{WER}=1-\left(1-P_{\mathrm{df}}\right)^{4} \leq \mathrm{WER}_{\mathrm{tgt}}=10^{-16} \tag{6}
\end{equation*}
$$

where

$$
P_{\mathrm{df}}=\sum_{n_{e}=t+1}^{n}\binom{n}{n_{e}} P_{\mathrm{raw}, \mathrm{x}}^{n_{e}}\left(1-P_{\mathrm{raw}}\right)^{n-n_{e}},
$$

and $P_{\mathrm{raw}, \mathrm{x}}^{n_{e}}$ is replaced with $P_{\mathrm{raw}, \mathrm{b}}$ and $P_{\mathrm{raw}, \mathrm{s}}$ for raw bit error rate and raw RS symbol error rate, respectively. Therein the BER with the standard Gray mapping of two bits into a 4-PAM signal is given as

$$
P_{\mathrm{raw}, \mathrm{~b}} \cong \frac{3}{4} Q\left(\sqrt{\frac{\mathrm{SNR}_{\mathrm{pp}}}{36}}\right)
$$

At the same $\mathrm{SNR}_{\mathrm{pp}}$, we compute error-correcting capability of an RS code over $\operatorname{GF}\left(2^{10}\right)$ by choosing the smallest $t$ value with which (6) can be satisfied for an RS symbol error probability of

$$
P_{\mathrm{raw}, \mathrm{~s}}=1-\left(1-\frac{3}{2} Q\left(\sqrt{\frac{\mathrm{SNR}_{\mathrm{pp}}}{36}}\right)\right)^{5}
$$

The evaluation shows that the required error-correcting capability of RS-only coding is achieved with $t=38$. Thus, a 4 K byte data word can be protected by four $(896,820$, 38) shortened RS codewords. For code concatenation using conventional method, 16 ( $255,239,8$ ) RS codewords over $\mathrm{GF}\left(2^{8}\right)$ are needed for outer code. The 16 RS codewords are interleaved to randomize the error bursts due to the inner TCM. Since the depth of interleaver is long enough, 16 codewords, the probability of the number of erroneous symbols per codeword can be modeled as a binomial distribution. That is,

$$
P_{\mathrm{df}}=\sum_{n_{e}=t+1}^{n}\binom{n}{n_{e}} P_{s}^{n_{e}}\left(1-P_{s}\right)^{n-n_{e}}
$$

where $P_{s}$ is an average symbol error rate which is calculated from computer simulations on an AWGN channel [13], [14]. Thus, the WER of RS-TCM is calculated as

$$
\mathrm{WER}=1-\left(1-P_{\mathrm{df}}\right)^{16}
$$

Meanwhile, the proposed error-control system needs two

TABLE II
NUMBER OF REDUNDANT BITS TO ACHIEVE A WER OF $10^{-16}$ at $\mathrm{SNR}_{\mathrm{pp}}=25.2 \mathrm{~dB}$; SSL AND SGL INDICATE SUBSET LABEL AND SIGNAL LABEL, RESPECTIVELY.

|  | Proposed | RS-TCM | BCH | RS |
| :---: | :---: | :---: | :---: | :---: |
| SSL | 380 |  |  |  |
| SGL | $220 \times 3=660$ | $128 \times 16$ | $560 \times 4$ | $760 \times 4$ |
| Total | 1040 | 2048 | 2240 | 3040 |

types of RS codes over $\operatorname{GF}\left(2^{10}\right), \mathcal{C}_{\mathrm{s}}$ and $\mathcal{C}_{\mathrm{u}}^{(j)}$ for $0 \leq j \leq$ 2. From the design rule introduced in Section III it follows that the two RS codes require values $t_{c}^{*}=19$ and $t_{u}^{*}=11$, respectively, which correspond to a $\left(858,820, t_{c}^{*}=19\right) \mathrm{RS}$ code for $\mathcal{C}_{\mathrm{s}}$ and a $\left(842,820, t_{u}^{*}=11\right) \mathrm{RS}$ code for $\mathcal{C}_{u}^{(j)}$. To achieve the target WER at a $\mathrm{SNR}_{\mathrm{pp}}$ of 25.2 dB , the overall redundancy of the proposed error-control scheme is less than half of the redundancy required for BCH -only coding and RSTCM and about a third of the redundancy required for RS-only coding. The number of redundant bits of the four systems are summarized in Table II.

Now, we set out to compare the error rate performances of the four error control-systems at the fixed code rate of 0.97 , which is the rate of the proposed system in Table II. The parameters of the BCH-only and RS-only coding scheme are set as $(8160,7894,19)$ and $(816,790,13)$, respectively. Performances of the error-control systems are shown in Fig. 6. It can be seen that at the target WER of $10^{-16}$, the proposed system achieves coding gains of $1.2 \mathrm{~dB}, 2.0 \mathrm{~dB}$ and 1.0 dB over the systems using BCH-only coding, RS-only coding and RS-TCM, respectively.

In the evaluation, we find that the inner TCM in the proposed scheme often cleans all the errors, and the decoding for the outer RS codes can be simplified substantially. Note that the syndrome computation step tests whether the decoding for inner TCM has corrected all errors. Accordingly, depending on the result of this test, the RS decoder may not have to pursue the remaining steps - Berlekamp-Massey algorithm, Chien search, and Forney algorithm. This results in significant power consumption reduction for the overall RS decoding process. At $\mathrm{SNR}_{\mathrm{pp}}=25.2 \mathrm{~dB}$, the probabilities that the RS decoding for the subset labels and signal labels need the full decoding steps are $1-P_{g g}^{N_{s s}}=0.083$ and $1-\left(1-P_{B}\right)^{N_{B}}=0.0343$, respectively, where $N_{B}$ is the number of 6 bit blocks in a RS codeword for the signal labels. Thus, only about 8 and 3 percent of RS codewords for the subset labels and signal labels need the full decoding steps, respectively. On the other hand, in the BCH -only and RS-only cases, the probabilities of the event that the full decoding steps must be performed are respectively given by $1-\left(1-P_{\text {raw,b }}\right)^{N_{\mathrm{BCH}}} \geq 0.99$ and $1-\left(1-P_{\text {raw }, \mathrm{s}}\right)^{N_{\mathrm{RS}}} \geq 0.99$ for $N_{\mathrm{BCH}}=8160$ and $N_{\mathrm{RS}}=816$. This indicates that virtually all of codewords need the full decoding steps for the BCH and RS-only cases.

In the proposed system we limit the choice of RS codes over the same Galois field, $\mathrm{GF}\left(2^{10}\right)$ for simplifying the structure. However, if the RS symbol size for $\mathcal{C}_{u}$ is a multiple of block size, the proposed system becomes more efficient and thus achieves the target WER at a higher code rate. For the proposed system, RS codes over $\mathrm{GF}\left(2^{10}\right)$ and $\mathrm{GF}\left(2^{12}\right)$ for


Fig. 6. WERs of the proposed error-control system, RS-only coding, BCHonly coding and conventional RS-TCM at code rates around 0.97 .
$\mathcal{C}_{\mathrm{s}}$ and $\mathcal{C}_{\mathrm{u}}$ have been considered, which increases the code rate to 0.98 . For the other systems, codes with parameters $(8160,7964,14),(816,796,10)$, and $(255,249,3)$ are considered for BCH-only coding, RS-only coding, and RSTCM, respectively. The WERs of the four systems versus $\mathrm{SNR}_{\mathrm{pp}}$ are compared in Fig. 7 where we find that at the target WER, the proposed system achieves coding gains of 2.0 dB , 2.6 dB and 1.9 dB over the systems using BCH-only coding, RS-only coding and RS-TCM, respectively. The comparison clearly shows the advantages of the proposed system. The performance improvement is mainly due to the fact that the twostage decoding suppresses error propagation from the subset labels to the signal labels, and such improvement becomes more pronounced as the alphabet size of the TCM symbols grows as compared to conventional RS-TCM concatenation.

Figure 8 shows results for the same set of coding schemes with RS codes over $\operatorname{GF}\left(2^{10}\right)$ at a rate of 0.936 . The system with the proposed scheme outperforms BCH -only coding, RSonly coding and RS-TCM, by $0.83 \mathrm{~dB}, 1.45 \mathrm{~dB}$, and 0.62 dB , respectively, at the target WER. It can be seen that the performance advantage of the proposed scheme is still significant, albeit lower than for the higher coding rate cases. As the code rate gets lower, the relative performance advantage of the proposed concatenation scheme becomes smaller, as expected. This is due to the fact that the convolutional code in the inner TCM starts to loose its error-correcting capability as the operating SNR for the target WER becomes smaller with decreasing code rate, which is the well-known general behavior of error-control systems using TCM coding for high bandwidth efficiency (storage density in our case)[13].

Finally, we consider an error-control system with a lowdensity parity-check (LDPC) code which also takes advantage of the soft-values from the NAND flash memory. Some of the known LDPC codes have error-floors although they have good threshold behaviors. Here we design a quasi-cyclic LDPC code based on RS code [25] at length of 8820 since it


Fig. 7. WERs of the proposed error-control system, BCH-only coding, RSonly coding and RS-TCM at code rates around 0.98 .


Fig. 8. WERs of the proposed error-control system, BCH-only coding, RSonly coding and RS-TCM at code rates around 0.936 .
has good error-floor behaviors as well as efficient encoder and decoder structures [26]. The designed LDPC code has a regular structure whose degree distribution pair is given by $\lambda(x)=x^{4}$ and $\rho(x)=x^{69}$. The sum-product algorithm is used for belief-propagation decoding with a maximum of 50 iterations. The performances of the LDPC code is measured in terms of required $\mathrm{SNR}_{\mathrm{pp}}$ to achieve the target WER and compared with those of the other systems in Fig. 9 where the channel capacity of 4-PAM signal is also shown as a reference. It should be noted that there is no well-established analytical way to evaluate performances of practical LDPC codes at finite lengths, and performances are usually evaluated with MonteCarlo simulation. However, the target WER of our interest is too low to be estimated with Monte-Carlo simulation;


Fig. 9. Required $\mathrm{SNR}_{\mathrm{pp}}$ 's to achieve a WER of $10^{-16}$ with the proposed system, BCH-only coding, RS-only coding, and LDPC codes.
we resort to a linear extrapolation (in log-log scale) of the measured WERs available down to $10^{-8}$. The extrapolation gives somewhat optimistic results since the LDPC code is assumed to have no error floors down to the WER of $10^{-16}$. Error floors can be estimated to a certain extent using trapping set analysis [27], [28], but even in the optimistic scenario for the LDPC code where the error floors are absent, the proposed scheme yields comparable performance to relative the LDPC codes.

The results indicate that at the code rate 0.93 the LDPC code and the proposed system have respective gaps of 2.21 dB and 2.70 dB from capacity. Thus, the performance of the proposed system is worse than that of LDPC code by only 0.49 dB , which shows that the proposed system has a competitive performance at much reduced complexity. We repeated the evaluations at the code rate of about 0.97 . The proposed system is designed at a rate of 0.969 , and a $(8509,8256)$ RSQC LDPC code is designed with a degree distribution pair, $\lambda(x)=x^{2}$ and $\rho(x)=x^{67}$ at rate 0.9701 . The evaluation results in Fig. 9 show that the proposed system has a capacity gap of 2.4 dB but the LDPC code has a very wide gap of 7.36 dB , even worse than BCH and RS codes based on harddecision inputs. Our experience with LDPC code designs at high code rates indicates that it is very hard to implement good LDPC codes at high rates for a very low WER, as have been observed elsewhere [29], [30].

## V. Conclusions

We proposed an error-control system based on a novel concatenation of RS codes and TCM with application to multilevel NAND flash memories in mind. Burst errors in the subset label bits at the TCM decoder output typically lead to more errors in the generally larger number of signal-label bits when no attempt is made to correct subset-label bit errors prior to determining signal-label bits. Protecting subset-label bits and signal-label bits by separate RS encoding, as done in the proposed concatenation, prevents the spread of subset-label bit
errors into the signal-label bits. It also allows for optimizing the allocation of overall RS coding redundancy by accounting for the different requirements for the two types of bits. We confirm our claims by evaluating and comparing performances of the proposed error-control system and other conventional approaches such as BCH-only coding, RS-only coding, and conventional RS-TCM concatenation with an interleaver using analytical approximations. The comparisons show that the proposed system achieves significant coding gains over the conventional approaches at code rates well above 0.9. A comparison was also made with LDPC coding, and our scheme shows favorable complexity/performance tradeoff in the high rate regime (0.97).

## REFERENCES

[1] G. Ungerboeck, "Channel coding with multilevel/phase signals," IEEE Trans. Inf. Theory, vol. 28, no. 1, pp. 55-67, Jan. 1982.
[2] -, "Trellis-coded modulation with redundant signal sets-part I: introduction, and part II: state of the art," IEEE Commun. Mag., vol. 25, no. 2, pp. 5-21, Feb. 1987.
[3] A. Calderbank and J. Mazo, "A new description of trellis codes," IEEE Trans. Inf. Theory, vol. 30, no. 6, pp. 784-791, Nov. 1984.
[4] A. Calderbank and N. Sloane, "New trellis codes based on lattices and cosets," IEEE Trans. Inf. Theory, vol. 33, no. 2, pp. 177-195, Mar. 1987.
[5] J. Forney, "Coset codes-part I: introduction and geometrical classification," IEEE Trans. Inf. Theory, vol. 34, no. 5, pp. 1123-1151, Sep. 1988.
[6] -_, "Coset codes-part II: binary lattices and related codes," IEEE Trans. Inf. Theory, vol. 34, no. 5, pp. 1152-1187, Sep. 1988.
[7] J. Forney, G., R. Gallager, G. Lang, F. Longstaff, and S. Qureshi, "Efficient modulation for band-limited channels," IEEE J. Sel. Areas Comтип., vol. 2, no. 5, pp. 632-647, Sep. 1984.
[8] L.-F. Wei, "Trellis-coded modulation with multidimensional constellations," IEEE Trans. Inf. Theory, vol. 33, no. 4, pp. 483-501, July 1987.
[9] E. Biglieri, "High-level modulation and coding for nonlinear satellite channels," IEEE Trans. Commun., vol. 32, no. 5, pp. 616-626, May 1984.
[10] K. R. McConnell, D. Bodson, and R. Schaphorst, FAX: Digital Facsimile Technology and Applications. Artech House, 1992.
[11] B. Saltzberg, T. Hsing, J. Cioffi, and D. Lin, "Special issue on highspeed digital subscriber lines," IEEE J. Sel. Areas Commun., vol. 9, Aug. 1991.
[12] H. Imai and S. Hirakawa, "A new multilevel coding method using errorcorrecting codes," IEEE Trans. Inf. Theory, vol. 23, no. 3, pp. 371-377, May 1977.
[13] R. H. Deng and J. Costello, "High rate concatenated coding systems using multidimensional bandwidth-efficient trellis inner codes," IEEE Trans. Commun., vol. 37, no. 10, pp. 1091-1096, Oct. 1989.
[14] C. Valadon, R. Tafazolli, and B. Evans, "Performance evaluation of concatenated codes with inner trellis codes and outer Reed-Solomon code," IEEE Trans. Commun., vol. 49, no. 4, pp. 565-570, Apr. 2001.
[15] L.-F. Wei, "Two-level coding based on trellis-coded modulation and Reed-Solomon codes," IEEE Trans. Commun., vol. 42, no. 12, pp. 30983108, Dec. 1994.
[16] ITU-T Recommendation G.992.3, "Asymmetric digital subscriber line transceivers 2 (ADSL2)," 2005.
[17] A. Ramamoorthy, A. Wu, and P. Sutardja, "Method and system for error correction in flash memory," US Patent 7844879B2, Nov. 2010.
[18] S. Li and T. Zhang, "Improving multi-level NAND flash memory storage reliability using concatenated BCH-TCM coding," IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 18, no. 10, pp. 1412-1420, Oct. 2010.
[19] J. Conway and N. Sloane, Sphere Packings, Lattices and Groups. Springer-Verlag, 1988.
[20] J. Forney, "Multidimensional constellations-part II: Voronoi constellations," IEEE J. Sel. Areas Commun., vol. 7, no. 6, pp. 941-958, Aug. 1989.
[21] IEEE Standard for Information Technology-Telecommunications and Information Exchange between Systems-Local and Metropolitan Area Networks-Specific Requirements Part 3: Carrier Sense Multiple Access with Collision Detection (CSMA/CD) Access Method and Physical Layer Specifications - Section Three," IEEE Std. 802.3-2008 (Revision of IEEE Std. 802.3-2005), pp. 1-315, 2008.
[22] G. Dong, N. Xie, and T. Zhang, "On the use of soft-decision errorcorrection codes in NAND flash memory," IEEE Trans. Circuits Syst. I: Reg. Papers, vol. 58, no. 2, pp. 429-439, Feb. 2011.
[23] G. Dong, S. Li, and T. Zhang, "Using data postcompensation and predistortion to tolerate cell-to-cell interference in MLC NAND flash memory," IEEE Trans. Circuits Syst. I: Reg. Papers, vol. 57, no. 10, pp. 2718-2728, 2010.
[24] E. N. Gilbert, "Capacity of a burst-noise channel," Bell Syst. Tech. J., vol. 39, pp. 1253-1266, 1960.
[25] L. Chen, I. Djurdjevic, and J. Xu, "Construction of quasicyclic LDPC codes based on the minimum weight codewords of Reed-Solomon codes," in Proc. 2004 IEEE Int. Symp. Inf. Theory, p. 239.
[26] Z. Li, L. Chen, L. Zeng, S. Lin, and W. Fong, "Efficient encoding of quasi-cyclic low-density parity-check codes," IEEE Trans. Commun., vol. 54, no. 1, pp. 71-81, 2006.
[27] T. J. Richardson, "Error floors of LDPC codes," in Proc. 2003 Allerton Conf. Commun., Control Comput., pp. 1426-1435.
[28] A. Ramamoorthy and N. Varnica, "Error floors of LDPC coded BICM," in Proc. 2007 IEEE Int. Conf. Commun., pp. 839-844.
[29] F. Chang, K. Onohara, and T. Mizuochi, "Forward error correction for 100 g transport networks," IEEE Commun. Mag., vol. 48, no. 3, pp. S48-S55, 2010.
[30] T. Mizuochi, "Recent progress in forward error correction and its interplay with transmission impairments," IEEE J. Sel. Topics Quantum Electron., vol. 12, no. 4, pp. 544-554, 2006.


Jieun Oh received the B.S. degree in electrical engineering from Handong University, Pohang, Korea, in 2009, and the M.S. degree in electrical engineering from the Korea Advanced Institute of Science and Technology (KAIST), Daejeon, Korea, in 2011. She is currently working toward the Ph.D. degree at KAIST, Korea.


Jeongseok Ha (M'06) received the B.E. degree in electronics from Kyungpook National University, Daegu, Korea, in 1992, the M.S. degree in electronic and electrical engineering from Pohang University of Science and Technology, Pohang, Korea, in 1994, and the Ph.D. degree in electrical and computer engineering from the Georgia Institute of Technology, Atlanta, in 2003. He is now with the Korea Advanced Institute of Science and Technology (KAIST), Daejeon, as an Associate Professor. His research interests include theories and applications of error-control codes and physical layer security.


Jaekyun Moon is a Professor of electrical engineering at KAIST. Prof. Moon received a Ph.D. degree in electrical and computer engineering at Carnegie Mellon University. From 1990 through early 2009, he was with the faculty of the Department of Electrical and Computer Engineering at the University of Minnesota, Twin Cities. Prof. Moon's research interests are in the areas of channel characterization, signal processing and coding for data storage, and digital communication. He received the McKnight Land-Grant Professorship from the University of Minnesota and the IBM Faculty Development Award, as well as the IBM Partnership Award. He was awarded the National Storage Industry Consortium (NSIC) Technical Achievement Award for the invention of the maximum transition run (MTR) code, a widely-used error-control/modulation code in commercial storage systems. He served as Program Chair for the 1997 IEEE Magnetic Recording Conference. He is also Past Chair of the Signal Processing for Storage Technical Committee of the IEEE Communications Society. In 2001, he co-founded Bermai, Inc., a fabless semiconductor startup, where he served as founding President and CTO. He served as a guest Editor for the IEEE Journal on Selected Areas in Communications 2001 special issue on Signal Processing for High Density Recording. He also served as an Editor for the IEEE Transactions on Magnetics in the area of signal processing and coding for 2001-2006. He consulted as Chief Scientist for DSPG, Inc., from 2004 to 2007, and has worked as Chief Technology Officer at Link-A-Media Devices Corp. He is an IEEE Fellow.


Gottfried Ungerboeck received the Dipl.-Ing. degree from the Technical University Vienna in 1964 and a Ph.D. degree from ETH Zurich in 1970, both in electrical engineering. In 1967, he became a Research Staff Member at the IBM Zurich Research Laboratory, where he was initially engaged in projects dealing with speech processing and switching systems. He then turned to applications of communication and information theory in transmission and storage systems. A study of modulation and error-correction coding led him to the invention of trellis-coded modulation (TCM). He developed programmable DSPs, and in 1980 he first demonstrated TCM in voice-band modems. Other areas of applied work dealt with satellite transmission, the PRML read channel
technology for magnetic recording, and LAN transceivers for high-speed transmission over copper cables. In 1998, he joined Broadcom Corporation, where he worked as Technical Director on last mile technologies until his retirement in 2009. Since then, he has taught courses at universities in the US, Korea, and Germany.

Dr. Ungerboeck is an IEEE Life Fellow and has been an IBM Fellow and Broadcom Fellow. His recognitions include the 1984 IEEE Information Theory Group Prize Paper Award, an honorary doctoral degree from the Technical University Vienna, the 1994 IEEE Richard W. Hamming Medal, the 1994 Eduard Rhein Basic Science Award (jointly with A.J. Viterbi), the 1996 Marconi Prize, and the 1997 Australia Prize in Telecommunications. He is an Associate Member of the US National Academy of Engineering.


[^0]:    Manuscript received May 17, 2012; revised November 26 and December 28, 2012. The associate editor coordinating the review of this paper and approving it for publication was A. Ramamoorthy.
    J. Oh, J. Ha, and J. Moon are with the Department of Electrical Engineering, Korea Advanced Institute of Science and Technology, Daejeon 305-701, Korea (e-mail: jieunoh@kaist.ac.kr; \{jsha, jmoon\}@kaist.edu).
    G. Ungerboeck was a Visiting Professor at KAIST while working on this research (e-mail: g.ungerboeck@bluewin.ch).

    This work was supported by MKE under Grant 10035202-2012-03 and the NRF of Korea under Grant 2012-0008719.

    Digital Object Identifier 10.1109/TCOMM.2013.022713.120333

[^1]:    ${ }^{1}$ In [20], partitioning $\mathbb{Z}^{4}$ into 8 subset is governed by the set partitioning chain $\mathbb{Z}^{4} / D_{4} / R \mathbb{Z}^{4} / R D_{4}$, and it can be shown that the minimum Euclidean distances of $\mathbb{Z}_{i}^{4}$ and $R D_{4}$ are the same.
    ${ }^{2}$ We assume that a memory cell has five different charge levels each of which represents a signal value of $s_{i}$.

